Analog Devices Logo

Analog Devices

Principal Engineer, Design Verification

Reposted Yesterday
Be an Early Applicant
In-Office
2 Locations
Senior level
In-Office
2 Locations
Senior level
The Principal Engineer will lead design verification for mixed-signal ICs, oversee teams, develop testbench architectures, and mentor junior engineers while working closely with design and engineering teams.
The summary above was generated by AI

About Analog Devices

Analog Devices, Inc. (NASDAQ: ADI ) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $9 billion in FY24 and approximately 24,000 people globally, ADI ensures today's innovators stay Ahead of What's Possible™. Learn more at www.analog.com and on LinkedIn and Twitter (X).

          

Job Description:

The charter of ADI’s CSS team is to lead the market in selected technology domains with highly differentiated sensing and signal processing solutions. Today these technology areas include Capacitive Sensing, Optical Image Stabilization, Power management and Audio that drive growth in our portable and non-portable consumer business. As part of our global operation and expanding business needs, we are now seeking to fill key roles in defining, developing and implementing verification solutions for mixed signal ICs in this key market area. This would span the entire development cycle from concept phase, through verification planning,  implementation, execution, and release of products to customers. The Design Verification Engineer will collaborate with the wider ADI technical community which affords an opportunity to work with many business units in ADI with exposure to many technologies and products

Responsibilities

Based in Valencia, Spain or United Kingdom (Edinburgh, Newbury), this position will be responsible for contributing to:

  • Verification of complex designs and sub-systems using leading edge verification methodologies
  • Contribute to and Influence the decisions on methodologies/strategies to be adopted for design verification.
  • Develop testbench architectures and develop using UVM or Formal based verification approaches.
  • Define verification-plans, functional coverage, tests and verification methodology for block/chip-level verification. Work with the design team in generating verification-plans and closure metrics.
  • Debugging of Gate Level Simulation (GLS), waiving Timing Violations approved by designer
  • Continuous interaction with analog co-sim and firmware team.
  • Technically mentor and guide junior verification engineers on SoC Verification.
  • Support post-silicon verification activities of the products working with design, product evaluation and applications engineering team
  • Lead verification efforts at IP or SoC level, effort estimation, project scheduling and tracking, task assignment,  reporting to management or customer.

Qualifications

  • Bachelor's or master’s degree, in Engineering (Electronic Engineering) or equivalent
  • Building and leading small verification teams. Strong interpersonal, teamwork and communication skills are essential. Be self-motivated and enthusiastic. Strong level of English speaking and writing.
  • Customer facing experience as verification lead
  • Experience in both IP and SoC level verification.
  • Strong demonstrable knowledge of verification-plan generation, coverage analysis, constrained random techniques, assertion based and formal verification techniques with System Verilog.
  • Demonstrated experience in verification techniques for one or more of the following DSP/Processor subsystems/Formal verification
  • Expert in developing unit and SoC level test benches using UVM. Integrate the block testbench in chip-level UVM environment and verify integration.
  • Excellent debugging and analytical skills.
  • Proficiency in scripting languages and utilities including Makefile, Python, TCL/tsh, Perl etc.
  • 10-15 years in ASIC design verification.

Additional Preferred Qualifications

  • Experience with HW emulation or FPGA prototyping
  • Low power methodologies , e.g. UPF
  • Experience in behavioural modelling of analogue circuits
  • Experience in verifying processor based designs
  • Knowledge of interface protocols e.g. AHB/APB/AXI/I2C/SPMI

For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export  licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls.  As such, applicants for this position – except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) – may have to go through an export licensing review process.

Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.

Job Req Type: Experienced

          

Required Travel: Yes, 10% of the time

          

Shift Type: 1st Shift/Days

Top Skills

Makefile
Perl
Python
System Verilog
Tcl
Uvm

Similar Jobs

3 Hours Ago
In-Office
2 Locations
Senior level
Senior level
Semiconductor
The Principal Engineer will lead design verification of mixed signal ICs, develop verification plans, mentor engineers, and manage verification efforts.
Top Skills: MakefilePerlPythonSystem VerilogTclUvm
5 Hours Ago
In-Office
London, Greater London, England, GBR
Mid level
Mid level
Fintech • Legal Tech • Software • Financial Services • Cybersecurity • Data Privacy
The Escrow Business Compliance Analyst manages client onboarding for escrow deals, ensures compliance with KYC regulations, and oversees transaction setup and documentation.
7 Hours Ago
Hybrid
London, Greater London, England, GBR
Mid level
Mid level
Blockchain • Fintech • Payments • Consulting • Cryptocurrency • Cybersecurity • Quantum Computing
The role involves developing microservices primarily in Golang, maintaining code quality, deploying applications, and collaborating with team members in a hybrid work environment.
Top Skills: Ci/CdGoHelmK8SPythonSQL

What you need to know about the London Tech Scene

London isn't just a hub for established businesses; it's also a nursery for innovation. Boasting one of the most recognized fintech ecosystems in Europe, attracting billions in investments each year, London's success has made it a go-to destination for startups looking to make their mark. Top U.K. companies like Hoptin, Moneybox and Marshmallow have already made the city their base — yet fintech is just the beginning. From healthtech to renewable energy to cybersecurity and beyond, the city's startups are breaking new ground across a range of industries.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account