G-Research Logo

G-Research

Design Verification Engineer

Posted 16 Days Ago
Be an Early Applicant
In-Office
London, Greater London, England
Senior level
In-Office
London, Greater London, England
Senior level
As a Design Verification Engineer, you will provide expertise in formal verification tools, develop test environments, and maintain complex verification methods, especially for FPGA and ASIC designs.
The summary above was generated by AI

We tackle the most complex problems in quantitative finance, by bringing scientific clarity to financial complexity.

From our London HQ, we unite world-class researchers and engineers in an environment that values deep exploration and methodical execution - because the best ideas take time to evolve.  Together we’re building a world-class platform to amplify our teams’ most powerful ideas.

As part of our engineering team, you’ll shape the platforms and tools that drive high-impact research - designing systems that scale, accelerate discovery and support innovation across the firm.

Take the next step in your career.

The role

G-Research is seeking a Design Verification Engineer to join our world-class Software Engineering function.

As a Design Verification Engineer, you will provide technical expertise, support and guidance around formal verification tools. Working within our client’s methodology and flows, you will oversee the effective application of formal verification.

You will have excellent knowledge of industry standard interfaces and build tools, and be comfortable writing test plans, creating test benches and analysing code coverage.

Key responsibilities of the role include:

  • Developing System Verilog based VMM/UVM test bench environments

  • Developing assertion based formal verification

  • Developing co-simulation environments to verify between C/C++ models and RTL modules

  • Writing test plans, creating test bench specifications and analysing code coverage plans

  • Implementing constrained-random sequences, agents and environments using the UVM methodology

  • Developing and maintaining complex verification environments using different methodologies, such as UVM and SV

Who are we looking for?

We are looking for an engineer with extensive experience of large FPGA and ASIC design to join our Software Engineering function.

The ideal candidate will have the following skills and experience:

  • Knowledge of industry-standard interfaces, such as Avalon and AXI

  • Experience with industry-standard build tools, including version control

  • Knowledge of QuestaSim environment

  • Must have extensive experience with large FPGA/ASIC designs

  • A background in fintech would also be beneficial

Why should you apply?

  • Highly competitive compensation plus annual discretionary bonus

  • Lunch provided (via Just Eat for Business) and dedicated barista bar

  • 35 days’ annual leave

  • 9% company pension contributions

  • Informal dress code and excellent work/life balance

  • Comprehensive healthcare and life assurance

  • Cycle-to-work scheme

  • Monthly company events

G-Research is committed to cultivating and preserving an inclusive work environment. We are an ideas-driven business and we place great value on diversity of experience and opinions.

We want to ensure that applicants receive a recruitment experience that enables them to perform at their best. If you have a disability or special need that requires accommodation please let us know in the relevant section

Top Skills

Avalon
Axi
C
C++
Questasim
Rtl
System Verilog
Uvm
Vmm

Similar Jobs

2 Hours Ago
In-Office
2 Locations
Senior level
Senior level
Semiconductor
The Principal Engineer will lead design verification of mixed signal ICs, develop verification plans, mentor engineers, and manage verification efforts.
Top Skills: MakefilePerlPythonSystem VerilogTclUvm
3 Days Ago
Hybrid
2 Locations
Mid level
Mid level
Software • Semiconductor
The SoC/ASIC Design Verification Engineer will verify silicon design in security-sensitive settings, engage with customers, and develop verification collateral for secure silicon.
Top Skills: PythonSystemverilogUvm
Yesterday
In-Office
2 Locations
Senior level
Senior level
Semiconductor
The Principal Engineer will lead design verification for mixed-signal ICs, oversee teams, develop testbench architectures, and mentor junior engineers while working closely with design and engineering teams.
Top Skills: MakefilePerlPythonSystem VerilogTclUvm

What you need to know about the London Tech Scene

London isn't just a hub for established businesses; it's also a nursery for innovation. Boasting one of the most recognized fintech ecosystems in Europe, attracting billions in investments each year, London's success has made it a go-to destination for startups looking to make their mark. Top U.K. companies like Hoptin, Moneybox and Marshmallow have already made the city their base — yet fintech is just the beginning. From healthtech to renewable energy to cybersecurity and beyond, the city's startups are breaking new ground across a range of industries.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account